### Characterization and application of SiON gate dielectrics

Anri Nakajima, Shiyang Zhu, Takuo Ohashi\*, and Hideharu Miyake\*

Reserach Center for Nanodevices and systems, Hiroshima University 1-4-2 Kagamiyama, Higashi-Hiroshima 739-8527, Japan \*Elpida Memory, Inc.,7-10 Yoshikawakogyodanchi, Higashi-Hiroshima 739-0198, Japan Phone:81-82-424-6274, Fax:81-82-424-3499:nakajima@sxsys.hiroshima-u.ac.jp

#### 1. Introduction

In this COE project, the subject of our group is research and development of future reliable gate dielectrics. The subject includes atomic-layerdeposition (ALD) of silicon nitride, ALD high–kgate dielectrics, and plasma nitrided SiON gate nitride, etc. This time, we present the results of SiON gate dielectrics. Namely, the application of ALD Si nitride/SiO<sub>2</sub> gate dilectrics to future scaled DRAM and bias temperature instability (BTI) characteristics of a MOSFET with plasma nitrided SiON gate dielectric under high-frequency bipolar gate bias.

### 2. Application of ALD Si niutride/SiO<sub>2</sub> gate dielectrics to future DRAMs

ALD of Si nitride is one of the key technologies for the next generation gate dielectrics [1,2]. ALD Si-nitride/SiO<sub>2</sub> stack gate dielectrics were applied to high-performance transistors for future scaled DRAMs [3]. The stack gate dielectrics of the peripheral PMOS transistors excellently suppress boron penetration. ALD stack gate dielectrics exhibit worse only slightly negative-bias temperature instability (NBTI) characteristics than pure gate oxide (Fig. 1). Enhanced reliability in NBTI was achieved compared with that of plasmanitrided gate SiO<sub>2</sub> (Fig.1). Memory-cell (MC) NMOS transistors with ALD stack gate dielectrics show slightly smaller junction leakage than those with plasma-nitrided gate SiO<sub>2</sub> in a high-drainvoltage region, and have identical junction leakage characteristics to transistors with pure gate oxide [3]. MCs having transistors with ALD stack gate dielectrics and those with pure gate oxide have the identical retention-time distribution [3]. Taking the identical hole mobility for the transistors with ALD stack gate dielectrics to that for the transistors with pure gate oxide both before and after hot carrier injection [2] into account, the ALD stack dielectrics are a promising candidate for the gate dielectrics of future high-speed, reliable DRAMs.

# 3. BTI characteristics under high-frequency bipolar gate bias

NBTI of p-MOSFETs with ultrathin SiON gate dielectric has been investigated under various gate bias configurations [4-6]. The NBT-induced interface trap density  $(\Delta N_{it})$  under unipolar bias is essentially lower than that under static bias, and is almost independent of the stress frequency up to 10 MHz (Fig.2). On the contrary,  $\Delta N_{it}$  under bipolar pulsed bias of frequency larger than about 10 kHz is significantly enhanced and exhibits a strong frequency dependence (Fig.3), which has faster generation rate (Fig.4) and smaller activation energy as compared to other stress configurations. The enhancement was found to be mainly governed by the fall time  $(t_F)$  of the pulse waveform (Fig. 5), namely, the transition time of the silicon surface potential from strong accumulation to strong inversion, rather than the pulse rise time  $(t_R)$  and the pulse duty factor (D). The enhancement decreases significantly with t<sub>F</sub> increasing, and is almost eliminated when  $t_F$  is larger than ~ 60 ns. The degradation enhancement is attributed to the recombination of free holes and trapped electrons at the SiO<sub>2</sub>/Si interface and/or near interface states upon the quick shift of the silicon surface potential reversal from accumulation to inversion.

#### 4. Conclusion

ALD stack dielectrics are a promising candidate for the gate dielectrics of future high-speed, reliable DRAMs. New findings of enhancement of BTI degradation are presented in MOSFET with plasma nitrided  $SiO_2$  gate dielectrics under high – frequency bipolar gate bias,

#### References

[1] Anri Nakajima, Hiroyuki Ishii, and Shin Yokoyama, "Carrier Mobility in Metal-Oxide-Semiconductor Field Effect Transistor with Atomic-Layer-Deposited Si-Nitride Gate Dielectrics," Jpn. J. Appl. Phys. Vol. 44, No. 28 pp. L903– L905, July (2005).

- [2]. Anri Nakajima, Quazi D. M. Khosru, Tetsurou Kasai, and Shin Yokoyama, "Carrier Mobility in p-MOSFET with Atomic-Layer-Deposited Si-Nitride/SiO<sub>2</sub> Stack Gate Dielectrics," IEEE Electron Device Lett. Vol. 24, No. 7, pp. 472-474, July (2003).
- [3] Anri Nakajima, Takuo Ohashi, Shiyang Zhu, Shigeyuki Yokoyama, Shigetomi Michimata, and Hideharu Miyake, "Atomic-Layer-Deposited Si-Nitride/SiO<sub>2</sub> Stack Gate Dielectrics for Future High-Speed DRAM with Enhanced Reliability," IEEE Electron Device. Lett. Vol. 26, No. 8, pp. 538-540, August (2005).
- [4] Shiyang Zhu, Anri Nakajima, Takuo Ohashi, and Hideharu Miyake, "Interface Trap Generation Induced by Charge Pumping Current under Dynamic Oxide Field Stresses," IEEE Electron Device. Lett. Vol. 26, No.3, pp. 216-218, March (2005).
- [5] Shiyang Zhu, Anri Nakajima, Takuo Ohashi, and Hideharu Miyake, "Enhancement of BTI Degradation in pMOSFETs under High-Frequency Bipolar Gate Bias," IEEE Electron Device. Lett. Vol. 26, No. 6, pp. 387-389, June (2005).
- [6] Shiyang Zhu, Anri Nakajima, Takuo Ohashi, and Hideharu Miyake, "Pulse Waveform Dependence on Ac Bias Temperature Instability in pMOSFETs," IEEE Electron Device. Lett. Vol. 26, No. 9, pp. 658-660, Sept. (2005).



FIG.1 Device lifetime as a function of stress field at 150  $^{\circ}$  C for peripheral PMOS transistors with L/W=1 $\mu$ m/10 $\mu$ m.



FIG.2 Interface trap generation  $\Delta N_{it}$  as a function of stress frequency at different stress voltage V<sub>stress</sub>, under unipolar pulsed stress (L=0.40 $\mu$ m) for a pMOSFET with plasma-nitrided SiO<sub>2</sub> gate dielectrics. Stressed at 125°C for 10<sup>3</sup>s. The data of dc stresses are also shown for comparison, whose nominal stress time is 500s. Inset is a schematic waveform applied on the gate.



Fig.3 Interface trap generation  $\Delta N_{it}$  as a function of stress frequency at different stress voltage  $V_{stress}$ , under bipolar pulsed stress (L=0.44µm) for a pMOSFET with plasma-nitrided SiO<sub>2</sub> gate dielectrics. Stressed at 125°C for 10<sup>3</sup>s.



FIG.4 The exponent n of the  $\Delta N_{it}$  time power function as a function of stress frequency at unipolar and bipolar pulsed stresses. The data of dc stress is also given for comparison. Inset is the time evolution of  $\Delta N_{it}$  for four typical stresses. The exponent n was extracted from the linear fitting of these plots.



FIG.5 Interface trap generation  $\Delta N_{it}$  as a function of  $t_R$  (or  $t_F)$  under bipolar stresses at  $10^6$  Hz with a trapezoidal waveform. Inset shows a schematic waveform to define  $t_L$ ,  $t_R$ ,  $t_H$  and  $t_F$  for a pMOSFET with plasma-nitrided SiO<sub>2</sub>. Devices have size of W/L=  $10 \mu m/0.8 \mu m$  and are stressed at  $125^\circ C$  for  $10^3 s.$  For comparison,  $\Delta N_{it}$  under unipolar stress with a square waveform ( $t_T$  =  $t_R$  = 4.5 ns) is also shown.

### Characterization and application of SiON gate dielectrics

Anri Nakajima Shiyang Zhu Research Center for Nanodevices and Systems Hiroshima University Takuo Ohashi, Hideharu Miyake Elpida Memory

## 1. Introduction

- In this COE project, the subject of our group is research and development of future reliable gate dielectrics:
  - SiON gate nitride including atomic-layer-deposition (ALD) of silicon nitride.
  - ALD high-k gate dielectrics.
- This time, we present the results of SiON gate dielectrics:
  1. Application of ALD Si nitride/SiO<sub>2</sub> gate dielectrics to future scaled DRAM
  - Bias temperature instability (BTI) characteristics of a MOSFET with plasma nitrided SiON gate dielectric under high-frequency bipolar gate bias.

### 2. Application of ALD Si niutride/SiO<sub>2</sub> gate dielectrics to future DRAMs

This work has been published in IEEE Electron Device. Lett. Vol. 26, No. 8, pp. 538-540 (2005).

### background

- ALD Si-nitride/SiO<sub>2</sub> stack gate dielectrics shows excellent suppression of boron penetration.
- ALD Si-nitride/SiO<sub>2</sub> stack gate dielectrics shows excellent dielectric breakdown characteristics.
- Heavy thermal budget is necessary to DRAM fabrication process.

#### <u>purpose</u>

 To evaluate applicability of ALD stack gate dielectrics to DRAM, device characteristics are systematically investigated.



### $\mathbf{V}_{\mathrm{th}}$ of peripheral NMOSFETs and PMOSFETs







### Summary:

- ALD stack gate dielectrics have a special advantage ٠ of suppression of boron penetration over plasma-nitrided gate  $SiO_2$  and pure gate oxide.
- ALD stack exhibit enhanced reliability in NBTI compared with plasma-nitrided gate SiO<sub>2</sub>.
- ALD stack shows identical junction leakage current and better characteristics than plasma-nitrided gate SiO<sub>2</sub>.
- · ALD stack shows identical retention characteristics to pure gate oxide.
- ALD stack is a promising candidate for gate dielectrics of future high-speed and high-reliability DRAMs.



#### **Background**: NBTI of pMOSFETs is a critical reliability issue for modern CMOS devices. <sup>80</sup> PMOS, W/L=10µm/2µm, 125°C dynamic NBT stress is smaller than 60 that under static NBT stress due to the partial recovery (10<sup>9</sup>cm<sup>-2</sup>) during the "off" state. 40 However, we found the relax at stress at stress at z frequency-dependent $V_{g}=-2.8V$ $V_{g}=\frac{0}{2.8V-0}$ 20 V\_=-2.8V degradation enhancement under bipolar BT stress. 0 10 15 20 25 0

30

Stress time (100s)





#### Behaviors of degradation under bipolar BT stress - 2:

 $V_+$  effect:  $V_+$  from 0 (unipolar stress) to  $-V_a$  (bipolar stress),  $V_-$  is fixed at -3.0V







#### summary:

- The device degradation under high-frequency bipolar BT stress is significantly enhanced.
- ΔN<sub>it</sub> under high-frequency bipolar BT stress has a faster generation rate and smaller activation energy than that under other stress configurations.
- $\Delta N_{it}$  increases with decreasing pulse fall time.
- The enhancement is originated from the quick reversal from  $+V_a$  to  $-V_a$ , namely, from accumulation to inversion.

### 4. Conclusion

- ALD stack dielectrics are a promising candidate for the gate dielectrics of future high-speed, reliable DRAMs.
- New findings of enhancement of BTI degradation are presented in MOSFET with plasma nitrided SiO<sub>2</sub> gate dielectrics under high –frequency bipolar gate bias.